Espressif Systems /ESP32-H2 /PCR /RMT_SCLK_CONF

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RMT_SCLK_CONF

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0SCLK_DIV_A0SCLK_DIV_B0SCLK_DIV_NUM0 (SCLK_SEL)SCLK_SEL 0 (SCLK_EN)SCLK_EN

Description

RMT_SCLK configuration register

Fields

SCLK_DIV_A

The denominator of the frequency divider factor of the rmt function clock.

SCLK_DIV_B

The numerator of the frequency divider factor of the rmt function clock.

SCLK_DIV_NUM

The integral part of the frequency divider factor of the rmt function clock.

SCLK_SEL

set this field to select clock-source. 0: do not select anyone clock, 1(default): 80MHz, 2: FOSC, 3: XTAL.

SCLK_EN

Set 1 to enable rmt function clock

Links

() ()